# Pilot ${ }^{\text {TM }}$ Motion Processor 

## MC3510 Single Chip Technical Specifications for Stepping Motion Control



## NOTICE

This document contains proprietary and confidential information of Performance Motion Devices, Inc., and is protected by federal copyright law. The contents of this document may not be disclosed to third parties, translated, copied, or duplicated in any form, in whole or in part, without the express written permission of PMD.
The information contained in this document is subject to change without notice. No part of this document may be reproduced or transmitted in any form, by any means, electronic or mechanical, for any purpose, without the express written permission of PMD.

Copyright 2000 by Performance Motion Devices, Inc.
Navigator, Pilot and C-Motion are trademarks of Performance Motion Devices, Inc

## Warranty

PMD warrants performance of its products to the specifications applicable at the time of sale in accordance with PMD's standard warranty. Testing and other quality control techniques are utilized to the extent PMD deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.
Performance Motion Devices, Inc. (PMD) reserves the right to make changes to its products or to discontinue any product or service without notice, and advises customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

## Safety Notice

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage. Products are not designed, authorized, or warranted to be suitable for use in life support devices or systems or other critical applications. Inclusion of PMD products in such applications is understood to be fully at the customer's risk.
In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent procedural hazards.

## Disclaimer

PMD assumes no liability for applications assistance or customer product design. PMD does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of PMD covering or relating to any combination, machine, or process in which such products or services might be or are used. PMD's publication of information regarding any third party's products or services does not constitute PMD's approval, warranty or endorsement thereof.

## Related Documents

Pilot Motion Processor User's Guide (MC3000UG)
How to set up and use all members of the Pilot Motion Processor family.
Pilot Motion Processor Programmer's Reference (MC3000PR)
Descriptions of all Pilot Motion Processor commands, with coding syntax and examples, listed alphabetically for quick reference.

## Pilot Motion Processor Technical Specifications

These booklets contain physical and electrical characteristics, timing diagrams, pinouts and pin descriptions of each:

MC3110, for brushed servo motion control (MC3110TS)
MC3310, for brushless servo motion control (MC3310TS)
MC3410, for microstepping motion control (MC3410TS)
MC3510, for stepper motion control (MC3510TS)
Pilot Motion Processor Developer's Kit Manual (DK3000M)
How to install and configure the DK3510 developer's kit PC board.

## Table of Contents

Warranty ..... iii
Safety Notice ..... iii
Disclaimer ..... iii
Related Documents ..... v
Table of Contents ..... vii
1 The Pilot Family ..... 9
2 Functional Characteristics ..... 11
2.1 Configurations, parameters, and performance ..... 11
2.2 Physical characteristics and mounting dimensions ..... 13
2.3 Environmental and electrical ratings ..... 14
2.4 System configuration ..... 14
2.5 Peripheral device address mapping ..... 15
3 Electrical Characteristics ..... 16
3.1 DC characteristics ..... 16
3.2 AC characteristics ..... 16
4 I/O Timing Diagrams ..... 18
4.1 Clock ..... 18
4.2 Quadrature encoder input ..... 18
4.3 Reset ..... 18
4.4 Host interface, 8/16 mode (requires external logic device) ..... 19
4.4.1 Instruction write, 8/16 mode ..... 19
4.4.2 Data write, $8 / 16$ mode. ..... 19
4.4.3 Data read, $8 / 16$ mode ..... 20
4.4.4 Status read, 8/16 mode ..... 20
4.5 Host interface, $16 / 16$ mode (requires external logic device) ..... 21
4.5.1 Instruction write, $16 / 16$ mode ..... 21
4.5.2 Data write, $16 / 16$ mode ..... 21
4.5.3 Data read, 16/16 mode ..... 22
4.5.4 Status read, 16/16 mode. ..... 22
4.6 External memory timing ..... 23
4.6.1 External memory read. ..... 23
4.6.2 External memory write ..... 23
4.7 Peripheral device timing ..... 24
4.7.1 Peripheral device read. ..... 24
4.7.2 Peripheral device write ..... 24
5 Pinouts and Pin Descriptions ..... 25
5.1 Pinouts for MC3510 ..... 25
5.2 CP chip pin description table ..... 26
6 Parallel Communication ..... 29
6.1 Host interface pin description table ..... 29
$6.2 \quad$ 16-bit Host Interface (IOPIL16) ..... 31
6.3 8-bit Host Interface (IOPIL8) ..... 45
7 Application Notes. ..... 60
7.1 Design Tips ..... 60
7.2 RS-232 Serial Interface ..... 62
7.3 RS 422/485 Serial Interface ..... 64
7.4 RAM Interface ..... 66
7.5 User-defined I/O ..... 68
7.6 12-bit A/D Interface. ..... 70
7.7 16-bit A/D Input ..... 72
7.8 External Gating Logic Index ..... 74

## 1 The Pilot Family

|  | MC3110 | MC3310 | MC3410 | MC3510 |
| :---: | :---: | :---: | :---: | :---: |
| Number of axes | 1 | 1 | 1 | 1 |
| Motor type supported | Brushed servo | Brushless servo | Stepping | Stepping |
| Output format | Brushed servo (single phase) | $\begin{aligned} & \hline \text { Commutated (6- } \\ & \text { step or sinusoidal) } \\ & \hline \end{aligned}$ | Microstepping | Pulse and Direction |
| Incremental encoder input | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Parallel word device input | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Parallel communication | $\sqrt{ }{ }^{1}$ | $\sqrt{1}$ | $\sqrt{ }{ }^{1}$ | $\sqrt{ }{ }^{1}$ |
| Serial communication | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| S-curve profiling | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| On-the-fly changes | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Directional limit switches | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Programmable bit output | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Software-invertable signals | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| PID servo control | $\checkmark$ | $\checkmark$ | - | - |
| Feedforward (accel \& vel) | $\checkmark$ | $\checkmark$ | - | - |
| Derivative sampling time | $\checkmark$ | $\checkmark$ | - | - |
| Data trace/diagnostics | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| PWM output | $\checkmark$ | $\checkmark$ | $\checkmark$ | - |
| Pulse \& direction output | - | - | - | $\checkmark$ |
| Index \& Home signals | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Motion error detection | $\checkmark$ | $\checkmark$ | $\checkmark$ (with encoder) | $\sqrt{ }$ (with encoder) |
| Axis settled indicator | $\checkmark$ | $\checkmark$ | $\checkmark$ (with encoder) | $\sqrt{ }$ (with encoder) |
| DAC-compatible output | $\checkmark$ | $\checkmark$ | $\checkmark$ | - |
| Position capture | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Analog input | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| User-defined I/O | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| External RAM support | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| Multi-chip synchronization | $\sqrt{ }$ (MC3113) | $\sqrt{ }$ (MC3313) | $\sqrt{ }$ (MC3413) | - |
| Chip part numbers | MC3110 | MC3310 | MC3410 | MC3510 |
| Developer's Kit p/n's: | DK3110 | DK3310 | DK3410 | DK3510 |

${ }^{1}$ Parallel communication is available via an additional logic device

## Introduction

This manual describes the operational characteristics of the MC3510 Motion Processor from PMD. This device is a member of the MC3000 family of single-chip, single-axis motion processors.

Each device of the MC3000 family is a complete chip-based motion processor providing trajectory generation and related motion control functions for one axis including pulse and direction output or servo loop closure or on-board commutation where appropriate. This family of products provides a software-compatible selection of dedicated motion processors that can handle a large variety of system configurations.

The chip architecture not only makes it ideal for the task of motion control, it allows for similarities in software commands, so software written for one motor type can be re-used if the motor type is changed.

## Pilot Family Summary

MC3110 - This single-chip, single-axis motion processor outputs motor commands in either Sign/Magnitude PWM or DAC-compatible format for use with brushed servo motors, or with brushless servo motors having external commutation.

MC3310 - This single-chip, single-axis motion processor outputs sinusoidally commutated motor signals appropriate for driving brushless motors. Depending on the motor type, the output is a twophase or three-phase signal in either PWM or DAC-compatible format.

MC3410 - This single-chip, single-axis motion processor outputs microstepping signals for stepping motors. Two phased signals per axis are generated in either PWM or DAC-compatible format.

MC3510 - This single-chip, single-axis motion processor outputs pulse and direction signals for stepping motor systems.

## 2 Functional Characteristics

### 2.1 Configurations, parameters, and performance

Configuration
Operating modes
Communication modes

Serial port baud rate range
Position range
Velocity range
Acceleration/ deceleration ranges
Jerk range
Profile modes

## Position error tracking

Maximum pulse rate
Maximum encoder rate

Parallel encoder word size
Parallel encoder read rate
Cycle loop timing range
Minimum cycle loop time
Limit switches
Position-capture triggers
Other digital signals
Software-invertable signals

Analog input
User defined discrete I/O
RAM/external memory support

Single axis, single chip.
Open loop (pulse generator is driven by trajectory generator output)
Stall detection (pulse generator is driven by trajectory generator output and encoder feedback is used for stall detection)
8/16 parallel (8 bit external parallel bus with 16 bit internal command word size)
16/16 parallel ( 16 bit external parallel bus with 16 bit internal command word
size)
Point to point asynchronous serial
Multi-drop asynchronous serial
1,200 baud to 416,667 baud
$-2,147,483,648$ to $+2,147,483,647$ counts
$-32,768$ to $+32,767$ counts/sample with a resolution of $1 / 65,536$ counts/sample $-32,768$ to $+32,767$ counts/sample ${ }^{2}$ with a resolution of 1/65,536 counts/sample ${ }^{2}$
0 to $1 / 2$ counts/sample ${ }^{3}$, with a resolution of $1 / 4,294,967,296$ counts/sample ${ }^{3}$
S-curve point-to-point (Velocity, acceleration, jerk, and position parameters)
Trapezoidal point-to-point (Velocity, acceleration, deceleration, and position parameters)
Velocity-contouring (Velocity, acceleration, and deceleration parameters)
Motion error window (allows axis to be stopped upon exceeding programmable window)
Tracking window (allows flag to be set if axis exceeds a programmable position window)
Axis settled (allows flag to be set if axis exceeds a programmable position window for a programmable amount of time after trajectory motion is compete)

50,000 pulses/sec
Incremental (up to 5 million counts/sec)
Parallel-word (up to 160 million counts/sec)
16 bits
20 kHz (reads all axes every $50 \mu \mathrm{sec}$ )
$102.4 \mu \mathrm{sec}$ to 32.767 milliseconds
$102.4 \mu \mathrm{sec}$
2 per axis: one for each direction of travel
2 per axis: index and home signals
1xAxisIn, 1xAxisOut, 1xAtRest
Index, Home, AxisIn, AxisOut, PositiveLimit, NegativeLimit (all individually programmable)
8 10-bit analog inputs
256 16-bit wide user defined I/O
65,536 blocks of 32,768 16-bit words per block. Total accessible memory is 2,147,483,648 16 bit words

| Trace modes | one-time |
| :--- | :--- |
| continuous |  |
| Max. number of trace variables | 4 |
| Number of traceable variables | 20 |
| Number of host instructions | 112 |

### 2.2 Physical characteristics and mounting dimensions

All dimensions are in inches (with millimeters in brackets).


| Dimension | Minimum <br> (inches) | Maximum <br> (inches) |
| :--- | :--- | :--- |
| D | 1.070 | 1.090 |
| D1 | 0.934 | 0.966 |
| D2 | 1.088 | 1.112 |
| D3 | 0.800 nominal |  |

### 2.3 Environmental and electrical ratings <br> Storage Temperature ( $T_{s}$ ) <br> Operating Temperature ( $T_{a}$ ) $\quad 0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}^{*}$ <br> Power Dissipation ( $P_{d}$ ) <br> 400 mW <br> Nominal Clock Frequency (Fccl) <br> 20.0 MHz <br> Supply Voltage limits (V.vc) <br> -0.3 V to +7.0 V <br> Supply Voltage operating range (Vcc) $\quad 4.75 \mathrm{~V}$ to 5.25 V

* An industrial version with an operating range of $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ is also available. Please contact PMD for more information.


### 2.4 System configuration

The following figure shows the principal control and data paths in an MC3510 system.


The shaded area shows the CPLD/FPGA that must be provided by the designer if parallel communication is required. A description and the necessary logic (in the form of schematics) of this device are detailed in section 6 of this manual. The CP chip contains the profile generator, which calculates velocity, acceleration, and position values for a trajectory. The output of the trajectory generator is used to produce pulse and direction signals that control motor position.

Optional axis position information returns to the motion in the form of incremental encoder feedback or in the form of parallel-word feedback. This position feedback may be used to detect motor stalling errors.

### 2.5 Peripheral device address mapping

Device addresses on the CP chip's data bus are memory-mapped to the following locations:

| Address | Device | Description |
| :---: | :--- | :--- |
| 0200 h | Serial port data | Contains the configuration data (transmission rate, <br> parity, stop bits, etc) for the asynchronous serial port |
| 0800 h | Parallel-word encoder | Base address for parallel-word feedback devices |
| 1000 h | User-defined | Base address for user-defined I/O devices |
| 2000 h | RAM page pointer | Page pointer to external memory |
| 4000 h | Motor-output DACs | Base address for motor-output D/A converters |
| 8000 h | Parallel interface | Base address for parallel interface communication |

## 3 Electrical Characteristics

### 3.1 DC characteristics

( $\mathrm{V}_{\mathrm{cc}}$ and $\mathrm{T}_{\mathrm{a}}$ per operating ratings, $\mathrm{F}_{\mathrm{clk}}=20.0 \mathrm{MHz}$ )

| Symbol | Parameter | Minimum | Maximum | Conditions |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\text {cc }}$ | Supply Voltage | 4.75 V | 5.25 V |  |
| $\mathrm{I}_{\mathrm{dd}}$ | Supply Current |  | 80 mA | open outputs |

Input Voltages

| $V_{\text {ih }}$ | Logic 1 input voltage | 2.0 V | $\mathrm{~V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |  |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{~V}_{\text {ii }}$ | Logic 0 input voltage | -0.3 V | 0.8 V |  |
| $\mathrm{~V}_{\text {ircklk }}$ | Logic 1 voltage for clock pin <br> (Clockln) | 3.0 V | $\mathrm{~V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |  |
| $\mathrm{~V}_{\text {ock }}$ | Logic 0 voltage for clock pin <br> (Clockln) | -0.3 V | 0.7 V |  |
| $\mathrm{~V}_{\text {irreset }}$ | Logic 1 voltage for reset pin (reset) | 2.2 V | $\mathrm{~V}_{\mathrm{cc}}+0.3 \mathrm{~V}$ |  |

Output Voltages

| $V_{\text {oh }}$ | Logic 1 Output Voltage | 2.4 V |  | $@ C P I_{0}=-23 \mathrm{~mA}$ |
| :--- | :--- | :--- | :--- | :--- |
| $V_{\text {ol }}$ | Logic 0 Output Voltage |  | 0.33 V | $@ C P I_{0}=6 \mathrm{~mA}$ |

Other

| lout | Tri-State output leakage current | $-5 \mu \mathrm{~A}$ | $5 \mu \mathrm{~A}$ | @CP <br> $0<V_{\text {out }}<\mathrm{V}_{\text {cc }}$ |
| :--- | :--- | :--- | :--- | :--- |
| lin | Input current | $-10 \mu \mathrm{~A}$ | $10 \mu \mathrm{~A}$ | $@ C P$ <br> $0<\mathrm{V}_{\mathrm{i}}<\mathrm{V}_{\text {cc }}$ |
| $\mathrm{C}_{\mathrm{i}}$ | Input/Output capacitance | 15 pF |  | @C typical |

Analog Input

| $Z_{\text {ai }}$ | Analog input source impedance |  | $9 \mathrm{k} \Omega$ |  |
| :--- | :--- | :--- | :--- | :--- |
| Ednl | Differential nonlinearity error. <br> Difference between the step width <br> and the ideal value. | -1 | 1.5 LSB |  |
| Eirl | Integral nonlinearity error. <br> Maximum deviation from the best <br> straight line through the ADC <br> transfer characteristics, excluding <br> the quantization error. |  | $+/-1.5 \mathrm{LSB}$ |  |

### 3.2 AC characteristics

See timing diagrams, Section 4, for Tn numbers. The symbol " $\sim$ " indicates active low signal.

| Timing Interval | Tn | Minimum | Maximum |
| :--- | :--- | :--- | :--- |
| Clock Frequency (Fck) |  | $>0 \mathrm{MHz}$ | 20 MHz (note 1) |
| Clock Pulse Width | T1 | 25 nsec |  |
| Clock Period (note 2) | T2 | 50 nsec |  |
| Encoder Pulse Width | T3 | 150 nsec |  |
| Dwell Time Per State | T4 | 75 nsec |  |
| -HostSIct Hold Time | T6 | 0 nsec |  |


| Timing Interval | Tn | Minimum | Maximum |
| :---: | :---: | :---: | :---: |
| ~HostSlct Setup Time | T7 | 0 nsec |  |
| HostCmd Setup Time | T8 | 0 nsec |  |
| HostCmd Hold Time | T9 | 0 nsec |  |
| Read Data Access Time | T10 |  | 25 nsec |
| Read Data Hold Time | T11 |  | 10 nsec |
| ~HostRead High to HI-Z Time | T12 |  | 20 nsec |
| HostRdy Delay Time | T13 | 100 nsec | 150 nsec |
| ~HostWrite Pulse Width | T14 | 70 nsec |  |
| Write Data Delay Time | T15 |  | 35 nsec |
| Write Data Hold Time | T16 | 0 nsec |  |
| Read Recovery Time (note 2) | T17 | 60 nsec |  |
| Write Recovery Time (note 2) | T18 | 60 nsec |  |
| Read Pulse Width | T19 | 70 nsec |  |
| Address Setup Delay Time | T20 |  | 7 nsec |
| Data Access Time | T21 |  | 19 nsec |
| Data Hold Time | T22 |  | 2 nsec |
| Address Setup Delay Time | T23 |  | 7 nsec |
| Address Setup to WriteEnable High | T24 | 72 nsec |  |
| RAMSIct Low to WriteEnable High | T25 |  | 79 nsec |
| Address Hold Time | T26 | 17 nsec |  |
| WriteEnable Pulse Width | T27 | 39 nsec |  |
| Data Setup Time | T28 |  | 3 nsec |
| Data Setup before Write High Time | T29 |  | 42 nsec |
| Address Setup Delay Time | T30 |  | 7 nsec |
| Data Access Time | T31 |  | 71 nsec |
| Data Hold Time | T32 |  | 2 nsec |
| Address Setup Delay Time | T33 |  | 7 nsec |
| Address Setup to WriteEnable High | T34 | 122 nsec |  |
| PeriphSIct Low to WriteEnable High | T35 |  | 129 nsec |
| Address Hold Time | T36 | 17 nsec |  |
| WriteEnable Pulse Width | T37 | 89 nsec |  |
| Data Setup Time | T38 |  | 3 nsec |
| Data Setup before Write High Time | T39 |  | 92 nsec |
| Read to Write Delay Time | T40 | 50 nsec |  |
| Reset Low Pulse Width | T50 | $5.0 \mu \mathrm{sec}$ |  |
| RAMSIct Low to Strobe Low | T51 |  | 1 nsec |
| Strobe High to RAMSIct High | T52 |  | 4 nsec |
| WriteEnable Low to Strobe Low | T53 |  | 1 nsec |
| Strobe High to WriteEnable High | T54 |  | 3 nsec |
| PeriphSlct Low to Strobe Low | T55 |  | 1 nsec |
| Strobe High to PeriphSlct High | T56 |  | 4 nsec |

Note 1 Performance figures and timing information valid at $\mathrm{F}_{\mathrm{clk}}=20.0 \mathrm{MHz}$ only. For timing information and performance parameters at $\mathrm{F}_{\mathrm{clk}}<20.0 \mathrm{MHz}$, refer to section 7.1.
Note 2 The clock low/high split has an allowable range of 45-55\%.

## 4 I/O Timing Diagrams

For the values of Tn, please refer to the table in Section 3.2.
The host interface timing shown in diagrams 4.4 and 4.5 is only valid when an external logic device is used to provide a parallel communication interface. Refer to section 6 for more information.

### 4.1 Clock


4.2 Quadrature encoder input


### 4.3 Reset



### 4.4 Host interface, 8/16 mode (requires external logic device)

4.4.1 Instruction write, 8/16 mode


Note: If setup and hold times are met, $\sim$ HostSIct and HostCmd may be de-asserted at this point.
4.4.2 Data write, $8 / 16$ mode


Note: If setup and hold times are met, $\sim$ HostSIct and HostCmd may be de-asserted at this point.

### 4.4.3 Data read, 8/16 mode



Note: If setup and hold times are met, $\sim$ HostSIct and HostCmd may be de-asserted at this point.
4.4.4 Status read, 8/16 mode


### 4.5 Host interface, 16/16 mode (requires external logic device)

4.5.1 Instruction write, $16 / 16$ mode

4.5.2 Data write, $16 / 16$ mode

4.5.3 Data read, $16 / 16$ mode

4.5.4 Status read, $16 / 16$ mode


### 4.6 External memory timing

### 4.6.1 External memory read

Note: PMD recommends using memory with an access time no greater than 15 nsec .


### 4.6.2 External memory write



### 4.7 Peripheral device timing

### 4.7.1 Peripheral device read



### 4.7.2 Peripheral device write



## 5 Pinouts and Pin Descriptions

### 5.1 Pinouts for MC3510



### 5.2 CP chip pin description table

| Pin Name and number |  | Direction | Description |
| :---: | :---: | :---: | :---: |
| $\sim$ WriteEnbl | 1 | output | When low, this signal enables data to be written to the bus. |
| R/ $\sim$ W | 4 | output | This signal is bigh when the CP chip is performing a read, and low when it is performing a write. |
| ~Strobe | 6 | output | This signal is low when the data and address are valid during CP communications. |
| ~PeriphSlct | 130 | output | This signal is low when peripheral devices on the data bus are being addressed. |
| $\sim$ RAMSIct | 129 | output | This signal is low when external memory is being accessed. |
| $\sim$ Reset | 41 | input | This is the master reset signal. When brought low, this pin resets the processor to its initial conditions. |
| W/~R | 132 | output | This signal is the inverse of $\mathrm{R} / \sim \mathrm{W}$; it is bigh when $\mathrm{R} / \sim \mathrm{W}$ is low, and vice versa. For some decode circuits, this is more convenient than $\mathrm{R} / \sim \mathrm{W}$. |
| SrIRcv | 43 | input | This pin receives serial data from the asynchronous serial port. If serial communication is not used, this pin should be tied to $\mathrm{V}_{\mathrm{cc}}$. |
| SrlXmt | 44 | output | This pin transmits serial data to the asynchronous serial port. |
| SrlEnable | 99 | output | This pin sets the serial port enable line. SrlEnable is always bigh for the point-topoint protocol and is bigh during transmission for the multi-drop protocol. |
| $\sim$ Hosthntrpt | 98 | output | When low, this signal causes an interrupt to be sent to the host processor. |
| I/OIntrpt | 53 | input | This signal interrupts the CP chip when a host I/O transfer is complete. It should be connected to CPIntrpt of the parallel interface chip. <br> If the parallel interface is disabled (see below) this signal can be left unconnected or tied to $\mathrm{V}_{\mathrm{cc}}$. |
| PrlEnable | 65 | input | This signal enables/disables the parallel communication with the host. If this signal is tied bigh, the parallel interface is enabled. If this signal is tied low the parallel interface is disabled. See section 6 of this manual for more information on parallel communication. |
|  |  |  | WARNING! This signal should only be tied high if an external logic device that implements the parallel communication logic included in the design. This signal is an output during device reset and as such any connection to $G N D$ or $V_{c c}$ must be via a series resistor. |
| Data0 | 9 | bi-directional | Multi-purpose data lines. These pins comprise the CP chip's external data bus, |
| Data1 | 10 |  | used for all communications with peripheral devices such as external memory or |
| Data2 | 11 |  | DACs. They may also be used for parallel-word input and for user-defined I/O |
| Data3 | 12 |  | operations. |
| Data4 | 15 16 |  |  |
| Data6 | 17 |  |  |
| Data7 | 18 |  |  |
| Data8 | 19 |  |  |
| Data9 | 22 |  |  |
| Data10 | 23 |  |  |
| Data11 | 24 |  |  |
| Data12 | 25 |  |  |
| Data13 | 26 |  |  |
| Data14 | 27 |  |  |
| Data15 | 28 |  |  |


| Pin Name and number |  | Direction | Description |
| :---: | :---: | :---: | :---: |
| Addro <br> Addr1 <br> Addr2 <br> Addr3 <br> Addr4 <br> Addr5 <br> Addr6 <br> Addr7 <br> Addr8 <br> Addr9 <br> Addr10 <br> Addr11 <br> Addr12 <br> Addr13 <br> Addr14 <br> Addr15 | 110 <br> 111 <br> 112 <br> 114 <br> 115 <br> 116 <br> 117 <br> 118 <br> 119 <br> 122 <br> 123 <br> 124 <br> 125 <br> 126 <br> 127 <br> 128 | output | Multi-purpose Address lines. These pins comprise the CP chip's external address bus, used to select devices for communication over the data bus. <br> They may be used for DAC output, parallel word input, or user-defined I/O operations. See the Pilot Motion Processor User's Guide for a complete memory map. |
| Clockln | 58 | input | This is the clock signal for the Motion Processor. It is driven at a nominal 20MHz. |
| AnalogVcc | 84 | input | CP chip analog power supply voltage. This pin must be connected to the analog input supply voltage, which must be in the range $4.5-5.5 \mathrm{~V}$ <br> If the analog input circuitry is not used, this pin must be connected to $\mathrm{V}_{\mathrm{cc}}$. |
| AnalogRefHigh | 85 | input | CP chip analog high voltage reference for $\mathrm{A} / \mathrm{D}$ input. The allowed range is AnalogRefLow to AnalogVcc. <br> If the analog input circuitry is not used, this pin must be connected to $V_{c c}$. |
| AnalogRefLow | 86 | input | CP chip analog low voltage reference for A/D input. The allowed range is AnalogGND to AnalogRefHigh. <br> If the analog input circuitry is not used, this pin must be connected to GND. |
| AnalogGND | 87 |  | CP chip analog input ground. This pin must be connected to the analog input power supply return. <br> If the analog input circuitry is not used, this pin must be connected to GND. |
| Analog1 <br> Analog2 <br> Analog3 <br> Analog4 <br> Analog5 <br> Analog6 <br> Analog7 <br> Analog8 | $\begin{aligned} & \hline 74 \\ & 89 \\ & 75 \\ & 88 \\ & 76 \\ & 83 \\ & 77 \\ & 82 \end{aligned}$ | input | These signals provide general-purpose analog voltage levels, which are sampled by an internal A/D converter. The A/D resolution is 10 bits. <br> The allowed range is AnalogRefLow to AnalogRefHigh. <br> Any unused pins should be tied to AnalogGND. <br> If the analog input circuitry is not used, these pins should be tied to GND. |
| Pulse1 | 106 | output | This pins provides the pulse (also called step) signal to the motor amplifier. A "step" occurs when the signal transitions from a high state to a low state. This default operation can be changed using the SetSignalSense command. Refer to the Pilot Programmer's Reference for more information. |
| Direction1 | 105 | output | This pin indicates the direction of motion and works in conjunction with the pulse signal. A high level on this signal indicates a positive direction move and a low level indicates a negative direction move. |
| AtRest1 | 107 | output | The AtRest signal indicates that the axis is at rest and the step motor can be switched to low power or standby. A high level on this signal indicates the axis is at rest. A low signal indicates the axis is in motion. |
| QuadA1 QuadB1 <br> QuadB1 | $\begin{array}{\|l\|} \hline 67 \\ 68 \end{array}$ | input | These pins provide the A and B quadrature signals for the incremental encoder. When the axis is moving in the positive (forward) direction, signal A leads signal B by $90^{\circ}$. <br> The theoretical maximum encoder pulse rate is 5.1 MHz . Actual maximum rate will vary, depending on signal noise. <br> NOTE: Many encoders require a pull-up resistor on each signal to establish a proper high signal. Check your encoder's electrical specification. |

## MC3510 Technical Specifications

| Pin Name and number |  | Direction | Description |
| :---: | :---: | :---: | :---: |
| $\sim$ Index1 | 69 | input | This pin provides the Index signal for the incremental encoder. A valid index pulse is recognized by the chip when this signal transitions from bigh to low. |
|  |  |  | There is no internal gating of the index signal with the encoder A and B inputs. This must be performed externally if desired. Refer to the Application Notes section at the end of this manual for an example. |
| $\sim$ Home1 | 70 | input | This pin provides the Home signal, general-purpose inputs to the positioncapture mechanism. A valid Home signal is recognized by the chip when ~Home goes low. |
|  |  |  | WARNING! If this pin is not used, its signal should be tied high. |
| PosLim1 | 63 | input | This signal provides input from the positive-side (forward) travel limit switch. On power-up or Reset this signal defaults to active low interpretation, but the interpretation can be set explicitly using the SetSignalSense instruction. |
|  |  |  | WARNING! If this pin is not used, its signal should be tied high. |
| NegLim1 | 64 | input | This signal provides input from the negative-side (reverse) travel limit switch. On power-up or Reset this signal defaults to active low interpretation, but the interpretation can be set explicitly using the SetSignalSense instruction. |
|  |  |  | WARNING! If this pin is not used, its signal should be tied high. This signal is an output during device reset and as such any connection to GND or $\mathrm{V}_{\mathrm{cc}}$ must be via a series resistor. |
| AxisOut1 | 94 | output | This pin can be programmed to track the state of any bit in the status registers. If this pin is not used it may be left unconnected. |
| Axisln1 | 72 | input | This is a general-purpose or programmable input. It can be used as a breakpoint input, to stop a motion axis, or to cause an Update to occur. <br> If this pin is not used it may be left unconnected. |
| $\mathrm{V}_{\text {cc }}$ | $\begin{aligned} & 2,7,13,21,35,36,40, \\ & 47,50,52,60,62,66, \\ & 93,103,121 \end{aligned}$ |  | CP digital supply voltage. All of these pins must be connected to the supply voltage. $\mathrm{V}_{\mathrm{cc}}$ must be in the range $4.75-5.25 \mathrm{~V}$ |
|  |  |  | WARNING! Pin 35 must be tied HIGH with a pull-up resistor. A nominal value of 22 K Ohms is suggested. |
| GND | $\begin{aligned} & 3,8,14 \\ & 56,59, \\ & 113,12 \end{aligned}$ | $\begin{aligned} & 4,20,29,37,46, \\ & 61,71,92,104, \\ & 20 \end{aligned}$ | CP ground. All of these pins must be connected to the power supply return. |
| AGND | 78-81 |  | These signals must be tied to AnalogGND. <br> If the analog input circuitry is not used, these pins must be tied to GND. |
| unassigned | $\begin{array}{\|l\|} \hline 45,48, \\ 73,90, \\ \hline \end{array}$ | $\begin{aligned} & 49,51,54,55, \\ & 91,108,109 \\ & \hline \end{aligned}$ | These signals may be connected to GND for better noise immunity and reduced power consumption or they can be left unconnected (floating). |
| unassigned | $\begin{aligned} & \hline 5,30-3 \\ & 57,95, \\ & 101,10 \end{aligned}$ | $\begin{aligned} & 4,38,39,42, \\ & 96,97,100, \\ & 22,131 \end{aligned}$ | These signals must be left unconnected (floating). |

## 6 Parallel Communication

With the addition of an external logic device, the Pilot motion processor can communicate with a host processor using a parallel data stream. This offers a higher communication rate than a serial interface and may be used in configurations where a serial connection is not available or not convenient. This section details the required logic that must be implemented in the external device as well as the necessary connections to the CP chip.

The reference design files for the parallel interface chip, in Actel/ViewLogic format, are available from PMD. There are two versions of the design, one for interfacing with host processors that have an 8 -bit data bus and one for host processors that have a 16 -bit data bus. The designs are called IOPIL8 and IOPIL16 respectively. The interface to the CP chip is essentially identical in both.
The function of the I/O chip is to provide a shared-memory style interface between the host and CP chip, comprised of four 16-bit wide locations. These are used for transferring commands and data between the host and Pilot motion processor. The CP chip accesses the command/data registers using its 16-bit external data bus while the host accesses the registers via a parallel interface with chip select, read, write and command/data signals. If necessary, the host side interface can be modified by the designer to match specific requirements of the host processor.

### 6.1 Host interface pin description table

| Pin Name | Direction | Description |
| :---: | :---: | :---: |
| HostCmd | input | This signal is asserted high to write a host instruction to the motion processor, or to read the status of the HostRdy and Hostlntrpt signals. It is asserted low to read or write a data word. |
| HostRdy | output | This signal is used to synchronize communication between the motion processor and the host. HostRdy will go low (indicating host port busy) at the end of a read or write operation according to the interface mode in use, as follows: <br> Interface Mode HostRdy goes low <br> 8/16 after the second byte of the instruction word after the second byte of each data word is transferred <br> 16/16 <br> after the 16-bit instruction word <br> after each 16-bit data word <br> serial $n / a$ <br> HostRdy will go bigh, indicating that the host port is ready to transmit, when the last transmission has been processed. All host port communications must be made with HostRdy bigh (ready). <br> A typical busy-to-ready cycle is 12.5 microseconds, but can be substantially longer, up to 100 microseconds. |
| $\sim$ HostRead | input | When ~HostRead is low, a data word is read from the motion processor. |
| $\sim$ HostWrite | input | When ~HostWrite is low, a data word is written to the motion processor. |
| $\sim$ HostSIct | input | When ~HostSlct is low, the host port is selected for reading or writing operations. |
| CPIntrpt | output | I/O chip to CP chip interrupt. This signal sends an interrupt to the CP chip whenever a host-chipset transmission occurs. It should be connected to CP chip pin 53, l/OIntrpt. |
| CPR/~W | input | This signal is bigh when the I/O chip is reading data from the I/O chip, and low when it is writing data. It should be connected to CP chip pin 4, R/W. |
| CPStrobe | input | This signal goes low when the data and address become valid during Motion processor communication with peripheral devices on the data bus, such as external memory or a DAC. It should be connected to CP chip pin 6, Strobe. |


| Pin Name | Direction | Description |
| :--- | :--- | :--- |
| CPPeriphSlct | input | This signal goes low when a peripheral device on the data bus is being addressed. It <br> should be connected to CP chip pin 130, PeriphSlct. |
| CPAddr0 | input | These signals are high when the CP chip is communicating with the I/O chip (as <br> distinguished from any other device on the data bus). They should be connected to <br> CP chip pins 110 (Addr0), 111 (Addr1), and 128 (Addr15). |
| CPAddr15 |  | This is the master clock signal for the motion processor. It is driven at a nominal <br> 40 MHz |
| MasterClkln | input | This signal provides the clock pulse for the CP chip. Its frequency is half that of <br> MasterClkln (pin 89), or 20 MHz nominal. It is connected directly to the CP chip <br> CPClk |
| l/Oclk signal (pin 58). |  |  |

### 6.2 16-bit Host Interface (IOPIL16)

This design implements a parallel interface with a host processor utilizing a 16-bit data bus. An understanding of the underlying operation of the design is only necessary if the designer intends to make modifications. In most cases this design can be implemented without changes. The following notes should be read while referencing the schematics. IOPIL16 1 is the top level schematic. The timing for the host to I/O chip communication can be found in section 4.5 and the timing for the CP to I/O chip communication can be found in section 4.7.

The description below identifies the key elements of each schematic starting with the host side signals. The paragraph title identifies the key schematic(s) being described in the text.

## IOPIL16 3

The host interface is shown in sheet IOPIL16 3. The incoming data HD[15:0] is latched in the transparent latches when $\sim$ HG1 and $\sim H G 2$ go high. This would be the result of a write from the host to the CP. The latched data $\mathrm{HI}[15: 8]$ and HI[7:0] go to schematic IOPIL16 1 and IOPIL16 5. Data from the interface to the host, $\mathrm{HO}[15: 8]$ and $\mathrm{HO}[7: 0]$ is enabled onto the host bus, $\mathrm{HD}[15: 0]$, by HOES2 and HOES1 respectively. The output latches, which present the data during a host read, are always transparent because GOUT is connected to VDD. The latched I/O is an I/O option on the Actel part used and could be omitted in the host interface if a different CPLD or FPGA does not have this feature.

## IOPIL16 1

The control for the host interface starts on IOPIL16 1. HOES1 and HOES2 are the AND of $\sim$ HSEL and $\sim$ HRD and enable read data onto the host bus, as previously described. HRDY is a handshaking signal to the host to allow asynchronous communication between the host and the CP. The host must wait until HRDY is true before attempting to communicate with the CP. This signal is copied as a bit in the host status register. The host status register may be read at any time to determine the state of HRDY, or the HRDY output may be used as an interrupt to the host. $\sim$ HSEL, $\sim H R D, \sim H W R$, and HA0 are the buffered inputs of the host control signals.

## HOST INTERFACE/IOPIL16 5

Data from the host $\mathrm{HI}[15: 8]$ and $\mathrm{HI}[7: 0]$ is written into REG1 and REG2 on the schematic HOST INTERFACE by $\sim$ EN1 and $\sim$ EN2. These registers have a 2 to 1 multiplexed input with both the host data and the CP data being written to these registers. This is convenient for diagnostic purposes and is very efficient in the Actel A42MX FPGA's, which are multiplexer based but if the configuration of the logic device used demands it, separate registers could be used for the host and CP data. The schematic for this register is shown as DFME8. Only commands and checksums are written to registers REG1 and REG2 while data is written and read from the set of data registers, DATREG shown on IOPIL16 5. These 3 data registers buffer data sent to and from the CP, reducing the number of interrupts the CP must handle. The output from REG1 and REG2, CIQ[15:8] and CIQ[7:0] go to IOPIL16 5, where they are multiplexed with the other data registers. The multiplexed result, IQ[15:8] and IQ[7:0], is multiplexed with HST[15:8] and HST[7:0] - the output of the host status registers REG3 and REG4. As previously mentioned, HRDY becomes HST15 so it can be read by the host. The rest of the status register is written by the CP to provide information to the host. HA0 acts as an address bit, and usually is an address bit on the bus. When the host is writing, HA0 low indicates data and HA0 high indicates a command. When the host is reading, HAO low indicates data and HA0 high indicates status. Read status is the only transaction
allowed while HRDY is low. During a host write the AND gate (G1:HOST INTERFACE) and two flops latch the incoming data in the interface latches by driving $\sim \mathrm{HG} 1$, and $\sim \mathrm{HG} 2$ low from the start of the write transaction until the first negative clock transition after the first positive transition following the start of the write cycle. This tail-biting circuit removes the requirement for hold time on the data bus.

## HICTLA

Most of the control logic for the host interface is shown on schematic HICTLA. The sequencer at the top generates HCYC one clock interval after the interface has been accessed and the host has finished the transaction. The nature of the transaction, rd/wr, command/data, and read status is preserved in the three flops F13, F8, and F9. A host write or a CP write, DSIW, enable REG1 and REG2 on the HOST INTERFACE schematic discussed previously. A host data write generates $\sim$ ENHD1 and $\sim$ ENHD2 for the data registers on the DATREG schematic. The logic at the bottom of the page generates the CP interrupt, the HRDY and the HCMDFL. The HCMDFL is used in the CP status to indicate a command. DSIW, the CP writing to REG1 and REG2 on the HOST INTERFACE schematic clears the interrupt and reasserts HRDY. HRDY is de-asserted during all host transactions except read status, and stays de-asserted until the CP has completed the DSIW cycle that clears the interrupt and reasserts HRDY. As mentioned previously data transfers to and from the host use the data registers and do not interrupt the CP. The CP knows the number of data transfers that must take place after decoding the command. It places this number, $0-3$, in the 2 least significant bits of the host status register, $\operatorname{HST}[1: 0]$. These become DPNT[1:0] on this page of the schematic and enable an interrupt at 0 for a read and 1 or 0 for a write. The CP always leaves theses bit set to 0 unless setting up a multiple word data transfer. If INTEN is true and LRDST, latched read status, is false, HCYC will generate an interrupt to the CP. This will also hold HRDY false until after the CP writes to the interface register, DSIW, thereby generating $\sim$ CLRFLGS.

## IOPIL16 4

The CP interface is shown in sheet IOPIL16 4. The incoming data DSD[15:0] is latched in the transparent latches when $\sim$ DG1 and $\sim$ DG2 go high. This occurs at the completion of a write from the CP to the I/O chip. The latched data DSI[15:8] and DSI[7:0] go to schematic IOPIL16 1 and IOPIL16 5. DSI[7:0] also goes to IOPIL16 2. Data from the interface to the CP, DO[15:8] and $\mathrm{DO}[7: 0]$ is enabled onto the CP bus, $\operatorname{DSD}[15: 0]$, by DOE2 and DOE1 respectively. The output latches, which present the data during a CP read, are always transparent because GOUT is connected to VDD. The latched I/O in the Actel part contains both input and output latches. The output latches could be omitted in the CP interface if a different CPLD or FPGA does not have this feature. The two incoming CP address bits CPA0 and CPA1 are also latched using $\sim$ DG3. The 20CK signal is the clock for the CP. This is a 20 MHz clock derived from a 40 MHz clock input.

## IOPIL16 2

The CP control starts on IOPIL16 2. The I/O control is generated from $\sim$ CPSTRB, $\sim$ CPIS, CPSEL and R/W. $\sim$ DG1, $\sim$ DG2, and $\sim$ DG3 latch the incoming data and DOE1 and DOE2 outenable the data from this chip to the CP. F2 and F4 tail-bite the write to avoid having to specify hold times on the data. Flop F1 divides the 40 MHz clock down to 20 MHz . A 20 MHz clock could be used for this interface and the CP.

## DSPWA

The CP write control is contained on schematic DSPWA. The CP interface uses page addressing to save I/O pins. F0, F1 and F2 make up the page register. In addition there are the 2 address bits, LA0 and LA1. A write to address 0 selects the page register with $\operatorname{DSI}[2: 0]$ going to the page register and selecting the page for the successive transfers. A read from address 0 reads the status register on all pages. Pages 4 and 6 are the only ones implemented in this device. L1 latches the $r / w$ level. The write decoding generates DSIW which enables writes to the DFME8 registers reg1 and reg2 shown on the HOST INTERFACE schematic. DSIW also clears the CP interrupt and restores HRDY. DSWST writes to the host status register also shown on the HOST INTERFACE schematic. DSWDREG implements writing to the data registers shown on IOPIL16 5 and DATREG. Finally the logic at the bottom of the page generates CPCYC, a 1-clock interval after the CP cycle is over that implements the actual writes to the registers. The use of the data bus latches and the post bus cycle transfers keeps as much of the logic synchronous as possible given two asynchronous devices, without requiring clocking at several times the bus speed.

## DSPRA

The CP read control is contained on schematic DSPRA. The 2 by 16 bit mux selects CP status if the CP latched address is 0 and IQ[15:0] if the address is not 0 . The only significant status bits are bits 15 (indicating the CP is interrupting the host), bits 13 and 14 (both 0 indicating a 16 bit host interface) and bit 0 (set to 1 during a host command transfer and 0 during data transfer).

## HOST INTERFACE

Both the CP and the host use a special mode to transfer data to avoid unnecessary CP interrupts. This special mode is under the control of the CP and is transparent to the host. When the CP receives a command from the host it initializes the transfer by setting the number of transfers expected ( $0,1,2$ or 3 ) in the 2 LSB's of the host status register, REG3 and REG4 on HOST INTERFACE. This write (DSWST) also loads these bits into the 2 bit down counter DCNT2 on IOPIL16 5. Note that a Q8 low, which indicates a host command, asynchronously clears this register enabling interrupts on schematic HICTLA. If DPNT[1:0] is not 0 and Q 8 is high, indicating a host data transfer, and SINT goes high indicating the end of a host cycle the counter is decremented. MXAD2 selects address RA from the CP latched address bits if the page register contains 6, or the counter contents DPNT[1:0] if not. This allows the CP to have direct access to registers 1,2 , and 3 , using addresses 1,2 ,and 3 on page 6 . The host on the other hand can only read or write to the data register, HA0 low and the counter will auto decrement from 3 down to 0 allowing the host to access the registers on DATREG where REG1 $=$ R1 and R2, REG2 $=$ R3 and R4, and REG3=R5 and R6. The writes are enabled by the two decoders DECE2X4, while the reads are selected by the two $4 \times 8$ muxes, MUX1 and MUX2 controlled by the two $2 \times 1$ muxes MDS1 and MDS0. The output data IQ[15:0] goes to HOST INTERFACE schematic below IOPIL16 1 and to DSPRA below IOPIL16 2. The write data is $\mathrm{HI}[15: 8], \mathrm{HI}[7: 0]$ from the host and $\operatorname{DSI}[15: 8]$ and DSI[7:0] from the CP.


- $\overline{\text { DSPINTR }}$ $\qquad$



| IOPIL161 |
| :---: |
| 22 OCT 2002 |
| DRAWn BY: |
| DBS |









```
\square
@ ST15 A -m Y CH15 _
```



|  |  |  |
| :---: | :---: | :---: |
| DSPRA |  |  |
| 24 OCT 2002 | drawn by: | DBS |





## $6.3 \quad 8$-bit Host Interface (IOPIL8)

This design implements a parallel interface with a host processor utilizing an 8-bit data bus. An understanding of the underlying operation of the design is only necessary if the designer intends to make modifications. In most cases this design can be implemented without changes. The following notes should be read while referencing the schematics. IOPIL16 1 is the top level schematic. The timing for the host to I/O chip communication can be found in section 4.4 and the timing for the CP to I/O chip communication can be found in section 4.7.
The description below identifies the key elements of each schematic starting with the host side signals. The paragraph title identifies the key schematic(s) being described in the text.

## IOPIL8 3

The host interface for IOPIL8 is shown in sheet IOPIL8 3. The incoming data HD[7:0] is latched in the transparent latches when $\sim \mathrm{HG1}$ goes high. This would be a write from the host to the CP. The latched data HI[7:0] goes to IOPIL8 1 and IOPIL8 5. Data from the interface to the host, HO[7:0] is enabled onto the host bus, $\mathrm{HD}[7: 0]$, by HOES1. The output latches, which present the data during a host read, are always transparent because GOUT is connected to VDD. The latched I/O is an I/O option on the Actel part used and could be omitted in the host interface if a different CPLD or FPGA does not have this feature. HD[15:8] are tri-stated outputs because Actel grounds unused I/O pins and this would interfere with using existing PMD test equipment. These reserved I/O's can be ommitted in a different implementation with an 8 bit bus.

## IOPIL8 1

The control for the host interface starts on IOPIL8 1. HOES1 is the AND of $\sim$ HSEL and $\sim$ HRD, and enable read data onto the host bus, as previously described. HRDY is a handshaking signal to the host to allow asynchronous communication between the host and the CP. The host must wait until HRDY is true before attempting to communicate with the CP. This signal is copied as a bit in the host status register. The host status register may be read at any time to determine the state of HRDY, or the HRDY output may be used as an interrupt to the host. $\sim$ HSEL, $\sim$ HRD,$\sim$ HWR, and HA0 are the buffered inputs of the host control signals.

## HOST INTERFACE/IOPIL8 5

Data from the host HI[7:0] is written into REG1 and REG2 on the schematic HOST INTERFACE by $\sim$ EN 1 and $\sim$ EN2. All transfers are 16 bits and take two writes or reads on the 8 -bit bus. These registers have a 2 to 1 multiplexed input with both the host data and the CP data being written to this register.
This is convenient for diagnostic purposes and is very efficient in the Actel A42MX FPGA's, which are multiplexer based but if the configuration of the logic device used demands it, separate registers could be used for the host and CP data. The schematic for this register is shown as DFME8. Only commands and checksums are written to registers REG1 and REG2 while data is written and read from the set of data registers, DATREG shown on IOPIL8 5. These 3 data registers buffer data sent to and from the CP, reducing the number of interrupts the CP must handle. The output from REG1 and REG2, CIQ[15:8] and CIQ[7:0] go to IOPIL8 5, where they are multiplexed with the other data registers. The multiplexed result, $\mathrm{IQ}[15: 8]$ and $\mathrm{IQ}[7: 0]$, is multiplexed with $\operatorname{HST}[15: 8]$ and $\operatorname{HST}[7: 0]$ the output of the host status registers REG3 and REG4. This four input mux, MUX4X8, also muxes the 16 bit data onto the 8 -bit bus. As previously mentioned HRDY becomes HST15 so it can be read by the host. The rest of the status register is written by the CP to provide information to the
host. HA0 acts as an address bit, and usually is an address bit on the bus. When the host is writing, HA0 low indicates data and HA0 high indicates a command. When the host is reading, HAO low indicates data and HA0 high indicates status. Read status is the only transaction allowed while HRDY is low. During a host write the AND gate (G1:HOST INTERFACE) and two flops latch the incoming data in the interface latches by driving $\sim \mathrm{HG} 1$ low from the start of the write transaction until the first negative clock transition after the first positive transition following the start of the write cycle. This tail-biting circuit removes the requirement for hold time on the data bus.

## HICTLA

Most of the control logic for the host interface is shown on schematic HICTLA. The sequencer at the top generates HCYC one clock interval after the interface has been accessed and the host has finished the transaction. The nature of the transaction, $\mathrm{rd} / \mathrm{wr}$, command/data, and read status is preserved in the three flops F13, F8, and F9. Since 16 bit transfers must take place over an 8 bit bus two transfers are required. The toggle flop is used to determine whether a cycle is the first or second of the 2 required. The toggle flop may be initialized to the 0 state, which indicates that this is the first transfer (high byte), by the CP writing a one to host status bit 15 . This status bit is read by the host as the HRDY bit and is not writable by the CP. In addition flop F12 and the associated gating determine if the present command transaction is the first or second byte of a command. If the toggle flop gets into the wrong state due to a missed or aborted transfer the next command will set it back to the correct state. A host write or a CP write, DSIW, enable REG1 and REG2 on the HOST INTERFACE schematic discussed previously. A host data write generates ~ENHD1 and $\sim$ ENHD2 for the data registers on the DATAREG schematic. For host writes $\sim$ EN2, $\sim$ EN1, $\sim$ ENHD2, and $\sim$ ENHD1 are also determined by the state of the toggle flop using HIEN and LOEN. 1CMD is used in this logic to ensure correct behavior when the command is correcting the state of the toggle. The logic at the bottom of the page generates the CP interrupt, the HRDY and the HCMDFL. The HCMDFL is used in the CP status to indicate a command. DSIW, the CP writing to REG1 and REG2 on the HOST INTERFACE schematic clears the interrupt and reasserts HRDY. HRDY is de-asserted during all host transactions except read status, and stays de-asserted until the CP has completed the DSIW cycle that clears the interrupt and reasserts HRDY. As mentioned previously data transfers to and from the host use the data registers and do not interrupt the CP. The CP knows the number of data transfers that must take place after decoding the command. It places this number, $0-3$, in the 2 least significant bits of the host status register, HST[1:0]. These become DPNT[1:0] on this page of the schematic and enable an interrupt at 0 for a read and 1 or 0 for a write. The CP always leaves these bits at 0 unless setting up a multiple word data transfer. If INTEN is true and LRDST, latched read status, is false, HCYC will generate an interrupt to the CP. This will also hold HRDY false until after the CP writes to the interface register, DSIW, thereby generating $\sim$ CLRFLGS.

## IOPIL8 4

The CP interface is shown in sheet IOPIL8 4. The incoming data $\operatorname{DSD}[15: 0]$ is latched in the transparent latches when $\sim$ DG1 and $\sim$ DG2 go high. This occurs at the completion of a write from the CP to the I/O chip. The latched data $\operatorname{DSI}[15: 8]$ and $\operatorname{DSI}[7: 0]$ go to schematic IOPIL8 1 and IOPIL16 5. DSI[7:0] also goes to IOPIL16 2. Data from the interface to the CP, $\mathrm{DO}[15: 8]$ and $\mathrm{DO}[7: 0]$ is enabled onto the CP bus, $\mathrm{DSD}[15: 0]$, by DOE 2 and DOE 1 respectively. The output latches, which present the data during a CP read, are always transparent because GOUT is connected to VDD. The latched I/O in the Actel part contains both input and output latches. The output latches could be omitted in the CP interface if a different CPLD or FPGA does not have this feature. The two incoming CP address bits CPA0 and CPA1 are also latched using ~DG3. The 20CK signal is the clock for the CP. This is a 20 MHz clock derived from a 40 MHz clock input.

## IOPIL8 2

The CP control starts on IOPIL8 2. The I/O control is generated from $\sim$ CPSTRB, $\sim$ CPIS, CPSEL and $\mathrm{R} / \mathrm{W} . \sim \mathrm{DG} 1, \sim \mathrm{DG} 2$, and $\sim$ DG3 latch the incoming data and DOE1 and DOE2 out-enable the data from this chip to the CP. F2 and F4 tail-bite the write to avoid having to specify hold times on the data. Flop F1 divides the 40 MHz clock down to 20 MHz . A 20 MHz clock could be used for this interface and the CP.

## DSPWA

The CP write control is contained on schematic DSPWA. The CP interface uses page addressing to save I/O pins. F0, F1 and F2 make up the page register. In addition there are the 2 address bits, LA0 and LA1. A write to address 0 selects the page register with $\operatorname{DSI}[2: 0]$ going to the page register and selecting the page for the successive transfers. A read from address 0 reads the status register on all pages. Pages 4 and 6 are the only ones implemented in this device. L1 latches the $\mathrm{r} / \mathrm{w}$ level. The write decoding generates DSIW which enables writes to the DFME8 registers reg1 and reg2 shown on the HOST INTERFACE schematic. DSIW also clears the CP interrupt and restores HRDY. DSWST writes to the host status register also shown on the HOST INTERFACE schematic. DSWDREG implements writing to the data registers shown on IOPIL8 5 and DATREG. Finally the logic at the bottom of the page generates CPCYC, a 1-clock interval after the CP cycle is over that implements the actual writes to the registers. The use of the data bus latches and the post bus cycle transfers keeps as much of the logic synchronous as possible given two asynchronous devices, without requiring clocking at several times the bus speed.

## DSPRA

The CP read control is contained on schematic DSPRA. The 2 by 16 bit mux selects CP status if the CP latched address is 0 and IQ[15:0] if the address is not 0 . The only significant status bits are bits 15 (indicating the CP is interrupting the host), bit 14 ( 1 indicating an 8 -bit host interface) and bit 0 (set to 1 during a host command transfer and 0 during data transfer).

## HOST INTERFACE

Both the CP and the host use a special mode to transfer data to avoid unnecessary CP interrupts. This special mode is under the control of the CP and is transparent to the host. When the CP receives a command from the host it initializes the transfer by setting the number of transfers expected ( $0,1,2$ or 3 ) in the 2 LSB's of the host status register, REG3 and REG4 on HOST INTERFACE. This write (DSWST) also loads these bits into the 2 bit down counter DCNT2 on IOPIL8 5. Note that a Q8 low, which indicates a host command, asynchronously clears this register enabling interrupts on schematic HICTLA. If DPNT[1:0] is not 0 and Q 8 is high, indicating a host data transfer, and SINT goes high indicating the end of a host cycle the counter is decremented. MXAD2 selects address RA from the CP latched address bits if the page register contains 6 , or the counter contents DPNT[1:0] if not. This allows the CP to have direct access to registers 1, 2, and 3, using address 1,2 ,and 3 on page 6 . The host on the other hand can only read or write to the data register, HA0 low and the counter will auto decrement from 3 down to 0 allowing the host to access the registers on DATAREG where REG1 = R1 and R2, REG2=R3 and R4, and REG3=R5 and R6. The writes are enabled by the two decoders DECE2X4 while the reads are selected by the two 4 x 8 muxes, MUX1 and MUX2 controlled by the two 2 x 1 muxes MDS1 and MDS0. The output data IQ[15:0] goes to HOST INTERFACE schematic below IOPIL8 1 and to DSPRA below IOPIL8 2. The write data is $\mathrm{HI}[7: 0]$ from the host and $\mathrm{DSI}[15: 8]$ and $\mathrm{DSI}[7: 0]$ from the CP. Note that END1
and END2, the write enables, are both high for DSWDREG, while they are high one at a time for host writes controlled by the toggle flop. SINT enables DPINC only when the toggle is high after the second transfer.


- $\overline{\text { DSPINTR }}$ $\qquad$ $\underbrace{\text { OUTUF }}_{\text {OUT5 }}-\underset{\text { PAD }}{\text { DSPINT }}$

|  |  |
| :---: | :---: |
| IOPIL8 1 |  |
| 22 OCT 2002 | DRAWN BY: DBS |





| $\sqrt[V]{\square}\\|\sqrt{\square}\\| \square \\| \square \square \square^{m}$ |  |
| :---: | :---: |
| IOPIL8 3 |  |
| 24 OCT 2002 | drawner: DBS |









| $\forall] \square\\|/\\| \square \\| \square \square^{m}$ |  |  |
| :---: | :---: | :---: |
| DFME8 |  |  |
| 19 NOV. 2002 | drawn by: | DBS |



## 7 Application Notes

### 7.1 Design Tips

The following are recommendations for the design of circuits that utilize a PMD Motion Processor.

## Serial Interface

If the serial configuration decode logic is not implemented (see section 7.2) the CP data bus should be tied high. This places the serial interface in a default configuration of $9600, \mathrm{n}, 8,1$ after power on or reset.

## Controlling pulse output during reset

When the motion processor is in a reset state (when the reset line is held low) or immediately after a power on, the pulse outputs can be in an unknown state, causing undesirable motor movement. It is recommended that the enable line of any motor amplifier be held in a disabled state by the host processor or some logic circuitry until communication to the motion processor is established. This can be in the form of a delay circuit on the amplifier enable line after power up, or the enable line can be ANDed with the CP reset line.

## Parallel word encoder input

When using parallel word input for motor position, it is useful to also decode this information into the User I/O space. This allows the current input value to be read using the chip instruction ReadIO for diagnostic purposes.

## Using a non standard system clock frequency

It is often desirable to share a common clock among several components in a design. In the case of the PMD Motion Processors it is possible to use a clock below the standard value of 20MHz. In this case all system frequencies will be reduced as a fraction of the input clock verses the standard 20 MHz clock. The list below shows the affected system parameters:-

- Serial baud rate
- Maximum pulse rate
- Timing characteristics as shown in section 3.2
- Cycle time

For example, if an input clock of 17 MHz is used with a serial baud rate of 9600 the following timing changes will result:-

- Serial baud rate decreases to $9600 \mathrm{bps} * 17 / 20=8160 \mathrm{bps}$
- Maximum step rate decreases to 50 K pulses $* 17 / 20=42.5 \mathrm{~K}$ pulses
- Cycle time per axis increases to $102.4 \mu \mathrm{sec} * 20 / 17=120.48 \mu \mathrm{sec}$


### 7.2 RS-232 Serial Interface

The interface between the MC3510 chip and an RS-232 serial port is shown in the following figure.

## Comments on Schematic

S1 and S2 encode the characteristics of the serial port such as baud rate, number of stop bits, parity, etc. The CP will read these switches during initialization, but these parameters may also be set or changed using the SetSerialPort chipset command. The DB9 connector wired as shown can be connected directly to the serial port of a PC without requiring a null modem cable.


### 7.3 RS 422/485 Serial Interface

The interface between the MC3510 chip and an RS-422/485 serial port is shown in the following figure.

## Comments on Schematic

Use the included table to determine the jumper setup that matches the chosen configuration. If using RS485, the last CP must have its jumpers set to RS485 LAST. The DB9 connector wiring is for example only. The DB9 should be wired according to the specification that accompanies the connector to which it is attached.

For correct operation, logic should be provided that contains the start up serial configuration for the motion processor. Refer to the RS232 Serial Interface schematic for an example of the required logic.

Note that the RS485 interface cannot be used in point to point mode. It can only be used in a multidrop configuration where the chip SrlEnable line is used to control transmit/receive operation of the serial transceiver.

Chips in a multi-drop environment should not be operated at different baud rates. This will result in communication problems.


note: RS422 IS Capabie of fuli duplex and uses 2 pairs
RS485 IS haLf-duplex on 1 paitr and may be daisy chatned
the CP Uses rs485. a single cp may communicate with an
RS422 Host as shown in the table
a single pair may be wired to bither pl-1,9 or pi-2,3
For RS485.


### 7.4 RAM Interface

The following schematic shows an interface circuit between the MC3510 and external ram.

## Comments on Schematic

The CP is capable of directly addressing 32 K words of 16 -bit memory. It will also use a 16 bit paging register to address up to 32 K word pages. The schematic shows the paging and addressing for 128 KB RAM chips, i.e. 4 pages per RAM chip. The page address decoding is shown for only 6 of the 16 possible paging bits. The decoding time from W/R and DS- to the memory output must not exceed 18 ns. for a read with no wait states. The writes provide 25 extra ns access time for $\mathrm{W} / \mathrm{R}$ and DS- to reverse the CP data bus.


### 7.5 User-defined I/O

The interface between the MC3510 chip and 16 bits of user output and 16 bits of user input is shown in the following figure.

## Comments on Schematic

The schematic implements 1 word of user output registered in the 74LS377's and 1 word of user inputs read via the 244 's. The schematic decodes the low 3 bits of the address to 8 possible UIO addresses UIO0 through UIO7. Registers and buffers are shown for only UIO0, but the implementation shown may be easily extended. The lower 8 address bits may be decoded to provide up to 256 user output words and 256 user input words of 16 bits.


### 7.6 12-bit A/D Interface

The following schematic shows a typical interface circuit between the MC3510 and a quad 12 bit 2's complement $\mathrm{A} / \mathrm{D}$ converter used as a position input device. Any single channel $\mathrm{A} / \mathrm{D}$ can also be used provided it meets the interface timing requirements.

## Comments on Schematic

The A/D converter samples the 2's complement digital words. DACRD- is used to perform the read and is also used to load the counter to FFh. The counter will be reloaded for each read and will not count significantly between reads. The counter will therefore start counting down after the last read and will generate the cvt- pulse after $12.75 \mu \mathrm{sec}$. The conversions will take approximately 35 $\mu \mathrm{sec}$, and the data will be available for the next set of reads after $50 \mu \mathrm{sec}$. The 12 bit words from the A/D are extended to 16 bits with the 74LS244.


### 7.7 16-bit A/D Input

The interface between the MC3510 chip and a 16-bit A/D converter as a parallel input position device is shown in the following figure.

## Comments on Schematic

The schematic shows a 16 bit A/D used to provide parallel position input to axis 1 . The 374 registers are required on the output of the $A / D$ converters to make the 68 -nanosecond access time of the CP. The worst-case timing of the A/D's specify 83 nanoseconds for data on the bus and 83 nanoseconds from data to tri-state on the bus. Each time the data is read the 169 counter is set to 703 decimal. This provides a 35.2 -microsecond delay before the next conversion. With a $10-$ microsecond conversion time the data will be available for the next set of reads after 50 microseconds. The delay is used to provide a position sample close to the actual position.


### 7.8 External Gating Logic Index

A typical circuit for gating the Index signal with the encoder A \& B channels is shown in the following schematic.

## Comments on Schematic

In order for proper operation of the Index signal when used for position capture or phase correction, the signal must be gated with the A \& B encoder channels to ensure that this signal is only active when all three signals are LOW. The motion processor does not perform this gating internally.


| PERFORMANCE MOTION DEVICES 55 OLD BEDFORD RD LINCOLN, MA 01773 |  |  |
| :---: | :---: | :---: |
| Title | EXTERNAL GATIN |  |
| Size | Document Number | $\mathrm{F}_{\mathrm{R}}^{\mathrm{ev}}$ |

